See discussions, stats, and author profiles for this publication at: https://www.researchgate.net/publication/317638010

# An Efficient Approach to Enhance Bulk-Driven Amplifiers

|          | in Analog Integrated Circuits and Signal 07/s10470-017-1010-7                       | Processing · June | ≘ 2017                                                                                |
|----------|-------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------|
| CITATION | NS                                                                                  | READS             |                                                                                       |
| 0        |                                                                                     | 48                |                                                                                       |
| 4 autho  | ors, including:                                                                     |                   |                                                                                       |
|          | Meysam Akbari Shahid Beheshti University 25 PUBLICATIONS 115 CITATIONS  SEE PROFILE |                   | Omid Hashemipour Shahid Beheshti University 88 PUBLICATIONS 607 CITATIONS SEE PROFILE |
|          | Armin Aghajani Shahid Beheshti University 4 PUBLICATIONS 1 CITATION                 |                   |                                                                                       |

#### MIXED SIGNAL LETTER



# An efficient approach to enhance bulk-driven amplifiers

Meysam Akbari<sup>1</sup> · Omid Hashemipour<sup>2</sup> · Mohammad Hossein Moaiyeri<sup>2</sup> · Armin Aghajani<sup>1</sup>

Received: 10 December 2016/Revised: 23 April 2017/Accepted: 15 June 2017 © Springer Science+Business Media, LLC 2017

Abstract In this paper, a single-stage class AB bulk-driven amplifier operating in weak inversion region is proposed. The presented amplifier benefits from an improved high input swing structure using quasi-floating-gate technique. The composite transistors and recycling configuration used at the input stage enable the input differential pair to operate under low supply voltages with larger transconductance as compared to the conventional models at no expense of power budget. The circuit is designed in 0.18 μm CMOS technology and simulation results show 61.5 dB low frequency gain with the gain bandwidth of 30.15 kHz and 55.3 V/ms average slew rate. The total current of 275 nA and 0.6 V supply voltage make the proposed amplifier a suitable choice for ultra-low-power applications.

**Keywords** Weak inversion  $\cdot$  Bulk driven  $\cdot$  Quasifloating gate  $\cdot$  High input swing

☐ Omid Hashemipour hashemipour@sbu.ac.ir

Meysam Akbari me\_akbari@sbu.ac.ir

Mohammad Hossein Moaiyeri h\_moaiyeri@sbu.ac.ir

Armin Aghajani a.aghajani@mail.sbu.ac.ir

Published online: 20 June 2017

- Microelectronic Laboratory, Shahid Beheshti University, G.C., Tehran, Iran
- Faculty of Electrical Engineering, Shahid Beheshti University, G.C., Tehran, Iran

# 1 Introduction

In recent years, demand for portable systems has significantly increased and necessity of battery-operated systems working at low power supply voltages is observed more than ever. Besides, the decrease in supply voltage of interested circuits due to technology scaling, forces the circuits to operate at supply voltages in the range of 1 V or below [1, 2]. For instance, biomedical and sensor applications should operate at low power supply like 0.6 V due to their portability and environment limitations. Digital circuits are not the problem, for they can satisfy the low supply voltage conditions with existing techniques. However, the main concern comes from analog circuits. As compared to digital structure, the worsened analog properties of transistors in fine line CMOS technologies makes it difficult to design transconductors with high linearity, low noise and low power consumption. As feature size scales down, the intrinsic gain of transistors is decreased continuously [1–5].

Data converters encompass several analog building blocks including integrators, sample and hold circuits, and gain stages in which operational transconductance amplifiers (OTAs) are utilized. The accuracy, speed and distortion of analog to digital converters (ADCs) are strongly dependent on the low frequency gain, GBW, linearity and input noise of the employed OTA [5, 6]. The OTAs using conventional structures with lowered supply voltage suffer from threshold limitation and performance degradation such as signal to noise ratio and dynamic range. Although lowvoltage analog circuit design can be achieved using low threshold voltage devices, it has found not to be a cost effective solution due to the requirement of nonstandard processes [6, 7]. Therefore, it is better to look for feasible techniques, such as bulk driven, floating gate and quasifloating gate MOSFETs to overcome the threshold limitation



[8–11]. Using these techniques to design low-voltage CMOS circuits are desirable, since a large input signal can be applied without cutting off the input transistors. It is noteworthy that the bulk-driven input differential pair suffers from lower (*gmb/gm*) ratio in CMOS technologies leading to a lower performance [1, 2]. Thus, new techniques to improve low frequency gain, GBW and slew rate are indispensable.

To enhance the transconductance of a conventional folded cascode (FC) structure, recycling topology [12, 13], additional drivers [14], current shunt technique [15, 16], positive feedback [17] and self-cascoding structures with new paths [17, 18] have already been used. These upgraded structures can be reconfigured again as bulk-driven topologies using composite transistors [2]. However, these modifications do not provide sufficient (gmb/gm) ratio especially at low supply voltages. Therefore, positive feedback source degeneration technique has been employed in [1] to enhance the efficiency of a weak-inversion FC amplifier. Moreover, the quasi-floating gate technique has been used in [19] to inject the input signal to the gate terminals of the source degenerated transistors. In fact, this technique helps bulkdriven input differential pair to employ gate's transconductance (gm) beside the bulk's transconductance (gmb) without degradation of the input dynamic range [8, 20]. The other interesting method is employing non-linear current sources as a tail current to increase output currents which charge and discharge load capacitors during slewing phase [21–23]. This method also enhances transconductance and slew rate that leads to higher low frequency gain, GBW, slew rate and lower input referred noise.

In this paper, a single stage bulk-driven current recycling structure with enhanced transconductance using quasi-floating-gate method is presented. The gate terminals of the input differential pair with two current sources are used as floatinggate transistors to increase the transconductance without decreasing the input swing due to its bulk-driven topology. These improvements lead to higher low frequency gain (for an accurate final value) and higher GBW and slew rate (for shorter settling time) while the input referred noise is significantly decreased because of higher transconductance. The remainder of the paper is organized as follows: Sect. 2 illustrates the proposed structure and compares it with the self-cascode and enhanced structures based on mathematical analyses for frequency and transient characteristics. Section 3 reports the simulation results of the designed amplifiers and finally, the conclusions are given in Sect. 4.

#### 2 Proposed class AB structure

Among many OTA structures, the folded cascode (FC) topologies with pMOS input differential pair are often selected due to their lower flicker noise and ability to



In addition, to enhance the (gmb/gm) ratio of the conventional bulk-driven input differential pair, the enhanced folded cascode (EFC) structure has been presented in [2] which is shown in Fig. 2. For optimum utilization of the DC current through the transistors M3 and M4 in Fig. 2, an additional input differential pair M1b/M2b is used to employ M3 and M4 as new drivers. In order to apply input signal to the gates of the new drivers (M3 and M4), the other two composite transistors are used to create the required current mirrors M3b:M3 and M4b:M4. Thus, the input signal converts to current by M1b/M2b and goes through the new current mirrors to enhance transconductance using M3 and M4. Furthermore, two transistors M1c and M2c are used as current sources to provide the bias current of the cascode transistors M5b and M6b. The DC current of these transistors finally goes through M3b and M4b and emerges with small signal current which is coming from input. Therefore, it can decrease the transferred transconductance to the output node through the new paths. To compensate



Fig. 1 Self-cascode FC amplifier





Fig. 2 Enhanced FC amplifier

such transconductance reduction, transistors M3c and M4c can be used as current shunt technique to steer the DC current of M5b and M6b and prevent combining small signal current with DC current. It's clear from Fig. 2 that the added transistors M3c and M4c need voltage bias leading to more power budget by transistors M2e–M4e. All of these improvements result an enhancement in the GBW and slew rate while the power budget is 20% more than the self-cascode FC structure.

The proposed folded cascode (PFC) amplifier that is upgraded using quasi-floating gate technique is shown in Fig. 3. The enhanced input differential pair is configured using four matched transistors M1a, M2a, M1b and M2b with equal size ratio. To enhance transconductance, the gate terminals of the input transistors are connected to their bulk terminals (input signal) through capacitors  $C_1$  and  $C_2$ . These improvements are obtained by applying the input signal to both gate and bulk terminals of the input differential pair and consequently a significant enhancement in transconductance is achieved. In addition, the input signal can be applied to the gate terminals of transistors M1c and M2c that are working as current controller transistors. It also leads to transconductance improvement since these transistors can operate as a gate-driven common source amplifier. As a result, the transistors M3b and M4b steer a small signal current. Accordingly, to prevent extra power consumption, the transistors M3c and M4c and their bias circuit M2e-M4e from Fig. 2 can be removed in Fig. 3. It also leads to better phase margin for the proposed structure as compared to the enhanced one.

# 2.1 Small signal analysis

All transistors with floating gate need a bias for their gate which is provided by a large-valued resistor  $R_{Large}$ . Such resistors must be too large to prevent any attenuation from the input signal to the floating gates. They can be realized using several methods that have been presented in [24, 25], but the simple approach is employing a reverse-biased diode-connected pMOS transistor. Therefore, the role of the transistors M1d–M4d is to create a large-valued resistor for biasing floating gates of the enhanced transistors M1a–M2c. This technique creates a high-pass filter whose cutoff frequency is about

$$f_{cutoff} = \frac{1}{2\pi R_{Large}C_i} \tag{1}$$

where  $R_{Large}$  and  $C_i$  are the resistor realized by each M1d-M4d transistors, and each of the  $C_1$ - $C_4$  capacitors, respectively. Due to the use of a large resistor, the cutoff frequency can be transferred under 0.1 Hz to avoid frequency response limitation. In addition, the amplitude of the input signal referred to the floating gate through the capacitors  $C_i$  can be calculated by

$$A_G = A_B \times \frac{C_i}{C_i + C_G} \tag{2}$$

where  $A_G$  and  $A_B$  are the amplitude of the input signal at the gate and bulk nodes, respectively, and  $C_G$  is the gate capacitor of the input transistors. In practice,  $C_G$  can be neglected as compared to  $C_i$ , if  $C_i$  is selected much bigger





Fig. 3 Proposed FC amplifier

than  $C_G$ . Consequently, it can be mentioned that the bulk and gate nodes of a quasi-floating gate transistor are isolated from each other in terms of DC operation and are connected to each other in terms of AC operation. Thus, a high input swing can be observed for the proposed structure. According to the above discussions, and also as  $gmb_1 = 2gmb_{1a}$  and  $gm_{1a} = gm_{1c}$ , the small signal transconductance of the self-cascode, enhanced and proposed FC structures can be given by

$$Gm_{FC} = gmb_1 = (2\eta)gm_{1a} \tag{3}$$

$$Gm_{EFC} = (1+m)gmb_{1a} = (\eta + \eta m)gm_{1a}$$
 (4)

$$Gm_{PFC} = (1+k)(gmb_{1a} + gm_{1a}) + kgm_{1c}$$
  
=  $(1+\eta + \eta k + 2k)gm_{1a}$  (5)

where gm and gmb are gate's and bulk's transconductances, respectively,  $\eta$  is the (gmb/gm) ratio, and m and k are the current gain factors of driver current mirrors M3b:M3 and M4b:M4 in Figs. 2, 3, respectively. By choosing k=1.5 and m=3 the power budget will be approximately the same for all structures. Given that  $\eta$  is about 0.3 in the working bias point, Eq. (5) shows 7.92 and 3.96 times enhancement in transconductance and consequently low frequency gain and GBW for the proposed amplifier over the self-cascode and enhanced amplifiers,

respectively. The added capacitors  $C_1$ – $C_4$  increase die area of the proposed amplifier. Besides, for some cases that the amplifier has a high gain and the amplifier's speed is more important than the low frequency gain, the capacitors  $C_1$ – $C_4$  can be decreased.

#### 2.2 Large signal analysis

The simplified large signal model of the proposed structure during slewing phase is shown in Fig. 4, when Vin+ is much greater than Vin-. Under this situation, a large positive voltage is coupled to the gate terminals of the transistors M1a, M1b and M2c by the floating capacitors  $C_1$  and  $C_4$ . Thus, these transistors enter the cut-off region and their drain voltages decrease which force M4, M4b, M6 and M6b also to inter the cut-off region. On the other hand, a large negative voltage is coupled to the gate terminals of the transistors M2a, M2b and M1c through the floating capacitors  $C_2$  and  $C_3$ . Besides, the transistor M2a enters to deep triode region due to increasing drain voltage of M4 and consequently its drain current significantly decreases. Therefore, the transistor M2b caries all the tail current  $(2I_R)$  into M3b. In addition, the other large current comes from M1c into M3b. Actually, the coupled negative large voltage to the gate of M1c significantly increases its



**Fig. 4** Large signal model of the proposed FC amplifier during slewing phase



drain current which results in raising the gate voltages of transistors M3, M3b, M5 and M5b. Finally, the drain current of M3b mirrors into the load capacitor  $C_L$  by a ratio of k. Therefore, based on the above discussion and analyses in [4], the slew rate of three structures can be calculated by

$$SR_{FC} = \frac{(I_{D,1} - I_{D,2})}{C_L} \tag{6}$$

$$SR_{EFC} = \frac{(m+1)(I_{D,1a} - I_{D,2a})}{C_L}$$
 (7)

$$SR_{PFC} = \frac{k(2I_B + I_{Large})}{C_{I_c}} \tag{8}$$

where  $I_{D,1}$ ,  $I_{D,2}$ ,  $I_{D,1a}$  and  $I_{D,2a}$  are the drain currents of transistors M1, M2, M1a and M2a, respectively. It is worth mentioning that in the self-cascode and enhanced structures all of the tail current never flows through one of the differential pair transistors during slewing phase. As the bulk voltage variations does not make a significant change in the drain current in contrast with floating gate which leads transistor to cut-off or triode regions. Therefore, the slew rate of a bulk-driven structure is calculated based on the difference between the drain current of the input transistors during slewing phase. However,  $I_{Large}$  in Eq. (8) shows a

slew rate depended on the input signal amplitude which is resulted from a class AB configuration. This equation presents a significant improvement in the slew rate of the proposed structure as compared to the other bulk-driven structures.

# 2.3 Noise analysis

The noise current power referred to the drain of a MOS transistor is known by (9) that includes the thermal and flicker noise [2].

$$\overline{i_o^2} = \left[ 4K_B T \gamma g m + \frac{k_f g m^2}{C_{ox} L W f} \right] \tag{9}$$

where the symbols have their usual meanings as was stated in [2]. Based on the Eqs. (3)–(5), the input referred thermal noise of the three amplifiers can be simplified by Eqs. (10), (11) and (12).

$$\frac{\overline{V_{iT}^2}}{V_{FC}^2} = \frac{8K_B T \gamma}{gmb_1} \left[ 1 + \frac{gm_3}{gmb_1} + \frac{gm_9}{gmb_1} \right]$$
 (10)

$$\overline{V_{EFC}^2} = \frac{8K_BT\gamma}{(m+1)gmb_{1a}} \left[ \frac{1+m^2}{m+1} + \frac{(3m+1)gm_3}{(m+1)gmb_{1a}} + \frac{gm_9}{(m+1)gmb_{1a}} \right]$$
(11)



$$\overline{V_{iT}^{2}}_{PFC} = \frac{8K_{B}T\gamma}{\left(1 + k + \frac{1}{\eta} + \frac{2k}{\eta}\right)^{2}gmb_{1a}} \times \left[\left(1 + k^{2}\right) + (2k + 1)\frac{gm_{3}}{gmb_{1a}} + \frac{gm_{9}}{gmb_{1a}}\right]$$
(12)

Given that  $gmb_{1a} = gmb_1/2$ ,  $gm_{3,PFC} = 3gm_{3,FC}/4$ , k = 1.5, m = 3 and  $\eta = 0.3$  the input referred thermal noise of the EFC and PFC amplifiers are derived in (13) and (14).

$$\frac{\overline{V_{iT}^2}}{V_{FFC}^2} = \frac{8K_B T \gamma}{gmb_1} \left[ \frac{5}{4} + \frac{7.5}{4} \frac{gm_3}{gmb_1} + \frac{1}{4} \frac{gm_9}{gmb_1} \right]$$
(13)

$$\overline{V_{iT}^2}_{PFC} = \frac{8K_B T \gamma}{(5.6)^2 gmb_1} \left[ \frac{3.25}{4} + \frac{gm_3}{gmb_1} + \frac{1}{4} \frac{gm_9}{gmb_1} \right]$$
(14)

Based on the weak inversion region's specifications [1] and assuming  $\eta_n = \eta_p$ , the input referred flicker noise expressions of the amplifiers can be expressed by

$$\overline{V_{if}^2}_{FC} = 2 \frac{K_{Fp}}{\eta^2 C_{ox} f} \left[ \frac{\eta^2}{(WL)_1} + \frac{K_{Fn}}{K_{Fp}} \frac{4}{(WL)_3} + \frac{1}{(WL)_9} \right]$$
(15)

$$\overline{V_{EFC}^{2}} = 2 \frac{K_{Fp}}{\eta^{2} C_{ox} f} \times \left[ \frac{(1+m^{2})\eta^{2}}{(m+1)^{2} (WL)_{1a}} + \frac{K_{Fn}}{K_{Fp}} \frac{m^{2} (2m+1)}{(m+1)^{2} (WL)_{3}} + \frac{(m-1)[m^{2} + (m-1)]}{(m+1)^{2} (WL)_{9}} \right]$$
(16)

$$\overline{V_{if}^{2}}_{PFC} = 2 \frac{K_{Fp}}{\eta^{2} \left(1 + k + \frac{1}{\eta} + \frac{2k}{\eta}\right)^{2} C_{ox} f} \times \left[ \frac{(1 + k^{2})\eta^{2}}{(WL)_{1a}} + \frac{K_{Fn}}{K_{Fp}} \frac{k^{2} (1 + k)}{(WL)_{3}} + \frac{(k - 1)(k^{2}) + (k - 1)^{2}}{(WL)_{9}} \right]$$
(17)

By assuming that the channel length of devices are the same with their counterparts in all structures, and substituting  $W_1$  in terms of  $W_{1a}$ ,  $W_{3,FC}$  in terms of  $W_{3,PFC}$ , the input referred flicker noise of the enhanced and proposed amplifiers are concluded in (18) and (19).

$$\overline{V_{if}^2}_{EFC} = 2 \frac{K_{Fp}}{\eta^2 C_{ox} f} \left[ \frac{5}{4} \frac{\eta^2}{(WL)_1} + \frac{21}{4} \frac{K_{Fn}}{K_{Fp}} \frac{1}{(WL)_3} + \frac{9}{4} \frac{1}{(WL)_9} \right]$$
(18)

$$\frac{\overline{V_{if}^{2}}}{PFC} = 2 \frac{K_{Fp}}{\eta^{2} C_{ox} f} \left[ \frac{6.5}{(14.8)^{2}} \frac{\eta^{2}}{(WL)_{1}} + \frac{7.5}{(14.8)^{2}} \frac{K_{Fn}}{K_{Fp}} \frac{1}{(WL)_{3}} + \frac{1.38}{(14.8)^{2}} \frac{1}{(WL)_{9}} \right]$$
(19)

All terms in (19) and (14) are smaller than their counterparts in (18) and (13), respectively. Therefore, from the above equations it can be concluded that the proposed structure significantly reduces total input referred noise.



#### 3 Simulation results

In order to confirm the improved specifications of the proposed design, all of the self-cascode, enhanced and proposed FC amplifiers are simulated in 0.18  $\mu$ m CMOS technology. The value of the supply voltage is set to 0.6 V, while all transistors operate in the weak inversion region. All of the three designs have the same quiescent bias current ( $I_{ref} = 25$  nA). The load capacitor is equal to 12 pF and capacitors  $C_1$ – $C_4$  are considered 1 pF. The device sizes and other elements of the proposed amplifier are given in Table 1. Since the amplifiers are designed to work in low frequency applications, the size of transistors is considered to be large [2]. It is worth to mention that, beside this deficiency, transistor size has a reverse relationship with flicker noise.

The open-loop AC response is shown in Fig. 5. The low frequency gain of the self-cascode, enhanced and proposed amplifiers is 40.6, 50.2 and 61.5 dB, respectively. In addition, thanks to the transconductance enhancement, the GBW of the proposed OTA reaches to 30.15 kHz, while the self-cascode and enhanced OTAs are 4.38 and 8.22 kHz, respectively. Furthermore, the phase margin of the self-cascode, enhanced and proposed amplifiers are

Table 1 Device sizes  $(\mu m)$  and other elements of the designed amplifiers

| Parameter              | Self-cascode      | Enhanced          | Proposed           |
|------------------------|-------------------|-------------------|--------------------|
| (W/L) <sub>1e,2e</sub> | 1 × 28.4/4        | 1 × 28.4/4        | 1 × 28.4/4         |
| $(W/L)_0$              | $4 \times 28.4/4$ | $4 \times 28.4/4$ | $4 \times 28.4/4$  |
| $(W/L)_{1,2}$          | $6 \times 54.4/1$ | _                 | _                  |
| $(W/L)_{1a,2a}$        | _                 | $3 \times 54.4/1$ | $3 \times 54.4/1$  |
| $(W/L)_{1b,2b}$        | _                 | $3 \times 54.4/1$ | $3 \times 54.4/1$  |
| $(W/L)_{1c,2c}$        | _                 | $1 \times 28.4/4$ | $1 \times 28.4/4$  |
| $(W/L)_{1d=4d}$        | _                 | _                 | $1 \times 0.25/19$ |
| $(W/L)_{3,4}$          | $4 \times 34.7/4$ | $3 \times 34.7/4$ | $3 \times 34.7/4$  |
| $(W/L)_{3b,4b}$        | _                 | $1 \times 34.7/4$ | $2 \times 34.7/4$  |
| $(W/L)_{3c,4c,4e}$     | _                 | $1 \times 34.7/4$ | _                  |
| $(W/L)_{5,6}$          | $4 \times 56.5/1$ | $4 \times 56.5/1$ | $4 \times 56.5/1$  |
| $(W/L)_{5b,6b,3e}$     | _                 | $2 \times 56.5/1$ | $2 \times 56.5/1$  |
| $(W/L)_{7,8}$          | $2 \times 71/1$   | $2 \times 71/1$   | $2 \times 71/1$    |
| $(W/L)_{9,10}$         | $1 \times 63.5/4$ | $1 \times 63.5/4$ | $1 \times 63.5/4$  |
| $C_L$                  | 12 pF             | 12 pF             | 12 pF              |
| $C_{1-4}$              | _                 | _                 | 1 pF               |
| $I_{ref}$              | 25 nA             | 25 nA             | 25 nA              |



**Fig. 5** Open loop frequency response of the designed amplifiers



87.2°, 78.1°, and 62.45°, respectively. Compared to the enhanced OTA, the phase margin of the proposed amplifier shows 15.65° degradation. Therefore, improvement of GBW and low frequency gain is achieved with degradation of the phase margin. In addition, it is clear that the cutoff frequency described in Eq. (1) is transferred under 0.1 Hz because of employing large resistors and floating capacitors.

To study the settling time and slew rate behavior, a large step of 0.4 V at frequency of 2.5 kHz is generated and all three amplifiers are utilized as a voltage follower configuration that is shown in Fig. 6. The large signal transient response of the designed amplifiers is shown in Fig. 7. It indicates that the transient response of the proposed amplifier has significantly improved compared with two others. The 0.1% positive settling time for the self-cascode and enhanced OTAs is respectively 273 and 119 µs. This value for the proposed OTA reaches to 23 µs that indicates



Fig. 6 Voltage follower configuration

a 417% improvement in comparison with the enhanced OTA. For the self-cascode, enhanced and proposed designs, the average slew rate is 3.2, 7.2, and 55.3 V/ms, respectively. In other words, the proposed OTA's slew rate is almost 7.7 times that of the enhanced OTA.

To verify the maximum input/output swing a sinusoidal wave with  $0.4~V_{PP}$  amplitude at 100~Hz is applied to the proposed OTA in a voltage follower configuration and results are shown in Fig. 8. The input swing will not face any limitation owing to the bulk-driven and floating gate techniques utilized at the input. Besides, because of the



Fig. 7 Large step response of the designed amplifiers



cascode structure, the output swing is limited on  $0.4~V_{pp}$  swing for 0.12% total harmonic distortion (THD). Therefore, it can be mentioned that the linearity of the proposed structure is not degenerated despite the use of quasi-floating gate method. Nonetheless, the bulk-driven input



Fig. 8 The input and output waveforms of the proposed amplifier with maximum input/output swing



Fig. 9 Input referred noise for all designed amplifiers

differential pairs suffer from input current due to the leakage currents through the bulk terminal especially for large input signals. In other words, the source-bulk PN junction of the input drivers M1a, M2a, M1b and M2b are biased in the forward region (in the weak inversion) when the bulk voltage (N region) is lower than the source voltage (P region). Simulation results show a 161 pA input current for the proposed amplifier when the input voltage reaches to zero. To reduce such leakage currents, some layout and fabrication approaches presented in [4, 11, 26] must be used. In addition, the leakage currents through transistors M1d-M4d that play role of large resistors can increase the input offset. This effect can be also reduced by employing chopping technique [27, 28] and some efficient structures as large resistors presented in [24, 25]. Nonetheless, the measured input offset of the proposed amplifier is 7.2 mV.

Figure 9 shows the input referred noise for three considered designs. The input referred noise @ 0.1 Hz for the self-cascode, enhanced and proposed OTAs are 29.2, 35.6 and 6.25  $\mu$ V/ $\sqrt{Hz}$ , respectively, which shows noise performance improvement in the proposed design. This result is consistent with the Eqs. (14) and (19) that were previously explained.

Mismatch and process variations have a direct impact on the major design factors of a circuit. For the proposed design, Monte-Carlo analysis, corner analysis and supply variations effects are studied considering their influence on GBW, phase margin, low frequency gain and positive settling time. The results are listed in Table 2. Based on the Gaussian distribution, Monte-Carlo analysis with standard deviation of MOS dimension (W, L), threshold voltage and floating capacitors in 0.18 µm CMOS technology was performed. The results for 1000 runs are demonstrated in Fig. 10. According to the results, the considered factors of the proposed OTA do not experience substantial changes over process variations. Because the size of transistors are considered to be large and the proposed OTA has a selfbiasing topology. In addition, the corner analysis and supply voltage variations (around 20% of the V<sub>DD</sub>) do not have also a significant effect on the considered factors of the proposed design.

Table 2 Important specifications of the proposed amplifier in Monte-Carlo analysis, process corners and power supply variations

| Parameter                                    | Corner analysis |       |       | Supply variation |                   | Monte-Carlo analysis |         |           |
|----------------------------------------------|-----------------|-------|-------|------------------|-------------------|----------------------|---------|-----------|
|                                              | SF              | FF    | SS    | FS               | $V_{\rm DD}-20\%$ | $V_{\rm DD}+20\%$    | Average | SD        |
| Unity gain bandwidth (kHz)                   | 30.23           | 30.3  | 30    | 30               | 29.8              | 30.4                 | 31.15   | 0.49      |
| Phase margin (°)                             | 62.44           | 62.4  | 62.66 | 62.63            | 62.6              | 62.38                | 62.4    | 0.51      |
| Low frequency gain (dB)                      | 61.2            | 60.9  | 59.8  | 59.5             | 54.9              | 63                   | 60.3    | 1.16      |
| Average slew rate (V/ms)                     | 57.9            | 52.1  | 59.3  | 56.7             | 51.3              | 58.6                 | 55.7    | 0.91      |
| $0.1\%$ settling time $(t_{s+}/t_{s-})$ (µs) | 24/15           | 20/12 | 17/14 | 25/11            | 15/10             | 22/13                | 23/13.3 | 0.61/0.54 |





Fig. 10 Monte-Carlo simulation results of the proposed amplifier

Table 3 Specifications of the proposed OTA in comparison with the other works

| Parameter                                           | Self-cascode | Enhanced | Proposed | [1]     | [2]     | [18]    |
|-----------------------------------------------------|--------------|----------|----------|---------|---------|---------|
| Power supply (V)                                    | 0.6          | 0.6      | 0.6      | 0.25    | 0.6     | 0.5     |
| Technology (µm)                                     | 0.18         | 0.18     | 0.18     | 0.13    | 0.18    | 0.18    |
| Power dissipation (nW)                              | 150          | 180      | 165      | 18      | 400     | 26      |
| Capacitive load (pF)                                | 12           | 12       | 12       | 15      | 15      | 15      |
| GBW (kHz)                                           | 4.38         | 8.22     | 30.15    | 1.88    | 19.1    | 3.26    |
| Phase margin (°)                                    | 87.2         | 78.1     | 62.45    | 52.5    | 60      | 68.9    |
| PSRR @ 10 Hz                                        | 103.3        | 50.3     | 67.9     | _       | _       | -       |
| Low frequency gain (dB)                             | 40.6         | 50.2     | 61.5     | 60      | 82      | 67.8    |
| Average slew rate (V/ms)                            | 3.2          | 7.2      | 55.3     | 0.7     | 12      | 0.72    |
| 0.1% settling time $(t_{s+}/t_{s-})$ (µs)           | 273/255      | 119/112  | 23/13    | _       | 75      | -       |
| THD @ 100 Hz (400 m $V_{pp}$ ) (%)                  | 0.69         | 0.36     | 0.12     | _       | 0.16    | -       |
| Maximum input/output signal swing (mV)              | 600/400      | 600/400  | 600/400  | 250/150 | 600/500 | 500/400 |
| Input referred noise @ 0.1 Hz ( $\mu V/\sqrt{Hz}$ ) | 29.2         | 35.6     | 6.25     | 20      | _       | _       |
| Maximum input current (pA)                          | 154          | 152      | 161      | 3       | _       | _       |
| Input offset (mV)                                   | 2.9          | 2.7      | 7.2      | 2.8     | _       | 6.8     |
| $FOM_1 (kHz \times pF/nW)$                          | 0.35         | 0.55     | 2.2      | 1.56    | 0.71    | 1.88    |
| $FOM_2 (V/ms) \times pF/nW)$                        | 0.26         | 0.48     | 4        | 0.58    | 0.45    | 0.42    |



To compare the proposed amplifier with the other designed counterparts, two figures of merit (FOM) have been defined in Eqs. (20) and (21). Finally, the intended factors along with the comparison results are summarized in Table 3.

$$FoM_1 = \frac{(GBW)(C_L)}{Power\ dissipation} \tag{20}$$

$$FoM_2 = \frac{(Slew\ rate)(C_L)}{Power\ dissipation} \tag{21}$$

# 4 Conclusion

A single-stage class AB bulk-driven amplifier with enhanced transconductance is proposed. Utilizing composite transistors and bulk-driven technique lead to a stabilized rail-to-rail input swing. In addition, thanks to the quasi-floating gate and recycling configuration, the transconductance has been significantly improved. Simulation results in 0.18  $\mu$ m CMOS technology shows that the proposed OTA improves 588% GBW, 20.9 dB low frequency gain and 1630% slew rate over the self-cascode OTA, with just 10% expense in power budget.

#### References

- Akbari, M., & Hashemipour, O. (2017). A 63-dB gain OTA operating in subthreshold with 20-nW power consumption. *International Journal of Circuit Theory and Applications*, 45(6), 843–850.
- Akbari, M., & Hashemipour, O. (2016). A 0.6-V, 0.4-µW bulkdriven operational amplifier with rail-to-rail input/output swing. Analog Integrated Circuits and Signal Processing, 86, 341–351.
- Chavoshisani, R., Moaiyeri, M. H., & Hashemipour, O. (2015). A high-performance low-voltage current-mode min/max circuit. COMPEL: The International Journal for Computation and Mathematics in Electrical and Electronic Engineering, 34, 1172–1183.
- Carrillo, J. M., Torelli, G., Valverde, R. P.-A., & Duque-Carrillo, J. F. (2007). 1-V rail-to-rail CMOS opamp with improved bulkdriven input stage. *IEEE Journal of Solid-State Circuits*, 42, 508–517.
- Akbari, M., & Nazari, M. (2016). A two-stage rail-to-rail current mirror OTA for ultra-low-power applications. *International Journal of Electronics Letters*, 4(4), 427–432.
- Ferreira, L. H., & Sonkusale, S. R. (2015). A 0.25-V 28-nW 58-dB dynamic range asynchronous delta sigma modulator in 130-nm digital cmos process. *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, 23, 926–934.
- Akbari, M., & Hashemipour, O. (2014). Enhancing transconductance of ultra-low-power two-stage folded cascode OTA. *Electronics Letters*, 50, 1514–1516.
- Khateb, F. (2014). Bulk-driven floating-gate and bulk-driven quasi-floating-gate techniques for low-voltage low-power analog

- circuits design. AEU-International Journal of Electronics and Communications, 68, 64–72.
- 9. Yavari, M. (2009). A new class AB folded-cascode operational amplifier. *IEICE Electronics Express*, 6, 395–402.
- Ramirez-Angulo, J., Lopez-Martin, A. J., Carvajal, R. G., & Chavero, F. M. (2004). Very low-voltage analog signal processing based on quasi-floating gate transistors. *IEEE Journal of Solid-State Circuits*, 39, 434–442.
- 11. Khateb, F. (2015). The experimental results of the bulk-driven quasi-floating-gate MOS transistor. *AEU—International Journal of Electronics and Communications*, 69, 462–466.
- Assaad, R. S., & Silva-Martinez, J. (2009). The recycling folded cascode: A general enhancement of the folded cascode amplifier. *IEEE Journal of Solid-State Circuits*, 44, 2535–2542.
- Assaad, R., & Silva-Martinez, J. (2007). Enhancing general performance of folded cascode amplifier by recycling current. *Electronics Letters*, 43, 1243–1244.
- Akbari, M., & Hashemipour, O. (2016). Multi-path class AB operational amplifier with high performance for SC circuits. *Journal of Circuits, Systems and Computers*, 25(11), 1650144.
- Li, Y. L., Han, K. F., Tan, X., Yan, N., & Min, H. (2010).
   Transconductance enhancement method for operational transconductance amplifiers. *Electronics Letters*, 46, 1321–1323.
- Akbari, M. (2015). Single-stage fully recycling folded cascode OTA for switched-capacitor circuits. *Electronics Letters*, 51(13), 977–979.
- Chakraborty, S., Pandey, A., & Nath, V. (2017). Ultra high gain CMOS Op-Amp design using self-cascoding and positive feedback. *Microsystem Technologies*, 23(3), 541–552.
- Akbari, M., Hashemipour, O., & Javid, A. (2014). An ultra-low voltage, ultra-low power fully recycling folded cascode amplifier. In 22nd Iranian Conference on Electrical Engineering (ICEE), 2014 (pp. 514–518).
- Zhao, X., Fang, H., Ling, T., & Xu, J. (2015). Transconductance improvement technique for bulk-driven OTA in nanometre CMOS process. *Electronics Letters*, 51, 1758–1759.
- Ren, L.-N., Zhu, Z.-M., & Yang, Y.-T. (2004). Design of ultralow voltage opamp based on quasi-floating gate transistors. In Proceedings on the 7th international conference on solid-state and integrated circuits technology (pp. 1465–1468).
- Zhao, X., Zhang, Q., & Deng, M. (2015). Super class-AB bulkdriven OTAs with improved slew rate. *Electronics Letters*, 51, 1488–1489.
- 22. Akbari, M., Hassanzadeh, A., & Hashemipour, O. (2016). Slew rate boosting technique for an upgraded transconductance amplifier. *Analog Integrated Circuits and Signal Processing*, 88(1), 1–7.
- Centurelli, F., Monsurrò, P., & Trifiletti, A. (2016). Comparative performance analysis and complementary triode based CMFB circuits for fully differential class AB symmetrical OTAs with low power consumption. *International Journal of Circuit Theory* and Applications, 44(5), 1039–1054.
- Seo, I., & Fox, R. M. (2006). Comparison of quasi-/pseudofloating gate techniques and low-voltage applications. *Analog Integrated Circuits and Signal Processing*, 47, 183–192.
- Sánchez-Rodríguez, T., Gomez-Galan, J. A., Carvajal, R. G., Sánchez-Raya, M., Muñoz, F., & Ramírez-Angulo, J. (2015). A 1.2-V 450-μW-bluetooth channel filter using a novel gain-boosted tunable transconductor. *IEEE Transactions on Very Large Scale Integration (VLSI) Systems*, 23, 1572–1576.
- Lopez-Morillo, E., Carvajal, R. G., Munoz, F., El Gmili, H., Lopez-Martin, A., Ramirez-Angulo, J., et al. (2008). A 1.2-V 140-nW 10-bit sigma-delta modulator for electroencephalogram applications. *IEEE Transactions on Biomedical Circuits and Systems*, 2, 223–230.



- Agnes, Andrea, et al. (2007). Cancellation of amplifier offset and 1/f noise: An improved chopper stabilized technique. *IEEE Transactions on Circuits and Systems II: Express Briefs*, 54(6), 469–473.
- 28 Huang, Z., Wang, W., Jiang, F., & Chen, D. (2014). A low offset chopper amplifier with three-stage nested Miller configuration. *Science China Information Sciences*, 57(6), 1–7.



Meysam Akbari was born in Kermanshah, Iran in 1988. He received the B.S. and M.S. degrees in Electrical Engineering from Islamic Azad University, Kermanshah, Iran in 2010 and Shahid Beheshti University, Tehran, Iran in 2013, respectively. He is also working towards his Ph.D. at Microelectronic Research Laboratory of Shahid Beheshti University. His research interests include low power and high speed data converter, low voltage analogue

circuits and RF integrated circuits design.



Omid Hashemipour (B.S.'85, M.S.'87, Ph.D.'91) in Electrical Engineering all received from university of Arkansas at Fayetteville USA. From 1991, he is with the Electrical and Computer Engineering Faculty at Shahid Beheshti University, G.C., Tehran, Iran as an associate professor. His research interests include low-power, low-voltage, and current mode analog integrated circuits.





Mohammad Hossein Moaiyeri received the Ph.D. degree in computer architecture from Shahid Beheshti University, Tehran, Iran in 2012. He is currently an Assistant Professor in the Faculty of Electrical Engineering, Shahid Beheshti University. His research interests include nanoelectronic circuit design, low-power VLSI design, VLSI implementation of MVL and fuzzy logic, and mixed-signal circuits design.

Armin Aghajani was born in Tehran, Iran in 1985. He received B.S. degree in 2012 at K.N. Toosi University of Technology and M.S. Degree in 2015 at Shahid Beheshti University both in Electronics Engineering. He is currently with the Electrical Engineering Laboratory of Shahid Beheshti University. His research interests include low power and high speed data converter, low voltage analog circuits, and RF integrated circuits design.

